# 2021 春季学期 计算机组成原理

32 位 Cache

设计报告

Hollow Man

# 32 位 Cache 设计报告

# 一、 课程设计简述

设计语言: Verilog 硬件描述语言

仿真环境: Vivado

实现 Cache 映射方式: 直接映射、四路组相联映射

# 二、 设计原理

令内存的物理地址为 32 位,按字编址,则内存的后两位为块内地址。Cache 被分成了 2<sup>16</sup> = 65536 块,则内存物理地址的前 14位被划分为 tag 号。为了节省 Cache 空间,同时方便构建,所以本次设计没有给 Cache 中分配实际的数据位,而仅仅模拟 Cache分配内存地址。设置 BRAM 地址为 16 位,初始化 BRAM 中的内存默认值均为 0。



#### 内存物理地址划分:

| 31 Tag 18 17 In | ex 2 1 块内地址 0 |
|-----------------|---------------|
|-----------------|---------------|

# 三、 设计内容

Cache 模块均接受一个时钟信号,一个复位信号(低电平有效)和一个32位地址值作为输入

#### 直接映射

设置 BRAM 的块宽为 15 位,存储一个有效位值和 Tag 值。

模块中使用如下端口和寄存器:

```
reg[15:0] miss;
                    //未命中
                    //命中
reg[15:0] hit;
reg[15:0] w addr;
                     //RAM PORT A 写地址
        w_data;
reg[14:0]
                   //RAM PORT A 写数据
                    //RAM 使能, 高电平有效
          ena;
reg
                    //RAM PORT A 写使能, 高电平有效
reg
          wea;
                   //RAM PORT B 读使能, 高电平有效
          enb:
reg
reg[15:0] r_addr;
                    //RAM PORT B 读地址
wire[14:0] r_data; //RAM PORT B 读数据
```

模块首先根据 address 中的 Index 部分读出缓存中数据,然后通过判断有效位的值看出数据块是否有效。如果数据无效,则为未命中,自动模拟从内存装入改数据,即更改缓存中数据为当前物理地址 Tag 号,置有效位为 1。如果数据有效,则判断 Tag 号是否相符,不相符则未命中,替换为当前物理地址 Tag 号,置有效位为 1;相符则命中。

# 4 路组相联映射

设置 BRAM 的块宽为 92 位,分别存储四路地址数据的有效位,

最近一次访问的序列号以及 Tag 号。

#### 92 位地址划分如下:

```
[91] 第一组的有效位
```

[90:83] 第一组的最近一次访问序列号

[82:69] 第一组的 Tag 号

[68] 第二组的有效位

[67:60] 第二组的最近一次访问序列号

[59:46] 第二组的 Tag 号

[45] 第三组的有效位

[44:37] 第三组的最近一次访问序列号

[36:23] 第三组的 Tag 号

[22] 第四组的有效位

[21:14] 第四组的最近一次访问序列号

[13:0] 第四组的 Tag 号

#### 模块中使用如下端口和寄存器:

```
reg not valid;
                   //记录当前记录的组号是否存放着无效数据
reg[1:0] least_set;
                   //LRU 算法完成后最远的组号
                   //运行 LRU 算法时的临时寄存器
reg[7:0] temp;
                   //当前查询的编号, 用于 LRU 算法
reg[7:0] count;
reg[15:0] miss;
                   //未命中
reg[15:0] hit;
                   //命中
                    //RAM PORT A 写地址
reg[15:0] w_addr;
                    //RAM PORT A 写数据
reg[91:0]
          w data;
                   //RAM 使能, 高电平有效
          ena;
reg
                   //RAM PORT A 写使能, 高电平有效
reg
          wea;
                    //RAM PORT B 读使能, 高电平有效
          enb:
reg
                    //RAM PORT B 读地址
reg[15:0]
          r addr;
wire[91:0] r_data;
                   //RAM PORT B 读数据
```

模块首先根据 address 中的 Index 部分读出缓存中数据,然后遍历四个组,通过判断有效位的值和 Tag 值来判断是否命中该组,不命中则继续遍历。在遍历的过程中获取当前组的访问序列号,挑选出最小值,以便最终需要替换时使用 LRU 算法进行替换。若

所有组都未命中,则选择数据有效位的值为 0 的组进行替换,若 全部有效则使用 LRU 选择最近没被使用的组进行替换。

#### 四、测试结果

使用 96 条内存地址进行测试。数据来源为 gcc 程序运行时真实的 前 96 条内存访问地址。最终得到如下结果:

#### 直接映射



4 路组相联映射



通过 miss 寄存器和 hit 寄存器的值来计算命中比率:

|       | 全相联      | 四路组相联      |
|-------|----------|------------|
| 命中次数  | 41       | 79         |
| 不命中次数 | 55       | 17         |
| 命中率   | 0.427083 | 0.82291667 |
| 不命中率  | 0.572917 | 0.17708333 |

可以看出在同样的条件下,组相联方式在命中率上要明显优于全相联方式。

# 五、 附源代码

#### 直接映射

```
`timescale 1ns / 1ps
module DM_CACHE(
                       // 計钟
input clk,
                       //复位信号, 低电平有效
input rst,
input [31:0] address
   );
reg[15:0] miss;
                     //未命中
reg[15:0] hit;
                     //命中
reg[15:0]
                        //RAM PORT A 写地址
           w addr;
reg[14:0]
                     //RAM PORT A 写数据
           w_data;
                      //RAM 使能, 高电平有效
reg
           ena;
                      //RAM PORT A 写使能, 高电平有效
reg
           wea;
```

```
//RAM PORT B 读使能, 高电平有效
            enb;
reg
                         //RAM PORT B 读地址
reg[15:0]
             r addr;
wire[14:0]
                       //RAM PORT
            r_data;
                                    B 读数据
//全相联映射缓存
always@(posedge clk or negedge rst) begin
      if(!rst) begin //重设相关数值
         ena <= 1'b0;
         enb \langle = 1'b0:
         r_addr <= 16'd0;
         wea <= 1'b0;
         w addr <= 16'd0;
         w data <= 15'd0;
         miss \langle = 16' d0;
         hit \langle = 16' d0;
      end
      else begin
           ena <= 1'b1;
           enb <= 1'b1;
           r_addr \le address[17:2];
                                              //根据 Index 读出缓存中数据
                                               //数据无效,自动模拟从内存装入数
           if (r data[14]==0)
据
           begin
               w_data[14]<=1;
                                              //有效位置为1
               w data[13:0] <= address[31:18];</pre>
                                              //Tag
               w addr<=address[17:2]; //Index</pre>
               miss <= miss+1'b1;
                                                   //未命中
               wea <= 1'b1;
            end
            else
           begin
               if (r data[13:0]==address[31:18]) //数据有效并且 tag 号相同
               begin
                   hit<=hit+1'b1;
                                                   //命中
               end
               else
                                               //数据有效但未装入,直接替换装入
               begin
                   w_data[14]<=1;
                                                   //有效位
                   w_data[13:0] <= address[31:18];
                                                  //Tag
                   w addr <= address[17:2];</pre>
                                                  //Index
                                                   //未命中
                   miss <= miss+1'b1;
                   wea <= 1'b1;
               end
            end
```

end

```
//实例化 RAM
blk_mem_gen_0 ram_ip_test (
                                     // input clka
 .clka
            (clk
                        ),
                        ),
                                     // input [1 : 0] ena
            (ena
 . ena
                                     // input [1 : 0] wea
                        ).
 . wea
            (wea
                        ),
                                     // input [16 : 0] addra
 . addra
            (w_addr
                                     // input [15 : 0] dina
 .dina
            (w data
                        ),
  .clkb
            (clk
                        ),
                                     // input clkb
  . enb
            (enb
                        ),
                                     // input [1 : 0] ena
                                     // input [16 : 0] addrb
            (r addr
  . addrb
                        ),
                                     // output [15 : 0] doutb
  . doutb
            (r_data
                        )
 );
endmodule
4 路组相联映射
`timescale 1ns / 1ps
module SA4_CACHE(
                       //时钟
input clk,
input rst,
                       //复位信号, 低电平有效
input [31:0] address
   );
reg not valid;
reg[1:0] least_set;
                     //LRU 算法完成后最远的组号
                     //运行 LRU 算法时的临时寄存器
reg[7:0] temp;
reg[7:0] count;
                     //当前查询的编号, 用于 LRU 算法
reg[15:0] miss;
                     //未命中
reg[15:0] hit;
                     //命中
reg[15:0]
            w_addr;
                        //RAM PORT A 写地址
reg[91:0]
                      //RAM PORT A 写数据
           w_data;
           ena;
                      //RAM 使能, 高电平有效
reg
                      //RAM PORT A 写使能, 高电平有效
           wea:
reg
                      //RAM PORT B 读使能, 高电平有效
reg
           enb;
reg[15:0]
            r addr;
                       //RAM PORT
                                  B 读地址
wire[91:0]
                     //RAM PORT
                                 B 读数据
           r_data;
//4 路组相联映射缓存
always@(posedge clk or negedge rst) begin
```

if(!rst) begin //重设相关数值

```
ena <= 1'b0;
         enb \langle = 1'b0;
         r_addr <= 16'd0;
         wea <= 1'b0;
         w addr <= 16'd0;
         w_data <= 15'd0;
         miss <= 16'd0;
         hit <= 16'd0:
         count <= 8'd0:
         temp <= 8'd0;
         least set <= 2'b0;
         not valid <= 1'b0;
     end
     else begin
           least_set \leq 2'b0;
           ena <= 1'b1:
           enb <= 1'b1;
           r addr <= address[17:2];
                                             //根据 Index 读出缓存中数据
           if(r_data[91]==1 && r_data[82:69]==address[31:18]) //匹配到第一组
数据有效并且 tag 号相同
           begin
               hit<=hit+1'b1;
               w data<=r data;
               w_data[90:83] <= count;
                                          //更新被使用
               w addr<=address[17:2];</pre>
                                          //Index
               wea <= 1'b1;
           end
           else
           begin
                                         //如果是无效位直接替换
               if (r_data[91]==0)
               begin
                   not valid <= 1'b1;
               end
               else
               begin
                   temp \langle = r_{data}[90:83];
               end
               if (r data[68]==1 && r data[59:46]==address[31:18]) //匹配到第
二组数据有效并且 tag 号相同
               begin
                   hit<=hit+1'b1;
                   w_data<=r_data;
                   w data[67:60]<=count; //更新被使用
```

```
w_addr<=address[17:2]; //Index</pre>
                    wea <= 1'b1;
                end
                else
                begin
                    if (r_{data}[68]==0)
                                              //如果是无效位直接替换
                    begin
                        not_valid <= 1'b1;</pre>
                        least set <= 2'b1;</pre>
                    end
                    else
                    begin
                        if(not\_valid == 0 \&\& temp > r\_data[67:60]) // LRU 寻找
最远访问过的组
                        begin
                            least set <= 2'b1;</pre>
                            temp \langle = r_{data}[67:60];
                        end
                    end
                    if(r_data[45]==1 && r_data[36:23]==address[31:18]) // 匹配
到第三组数据有效并且 tag 号相同
                    begin
                        hit<=hit+1'b1;
                        w data<=r data;
                                                    //更新被使用
                        w_data[44:37] <= count;
                        w addr<=address[17:2];
                                                    //Index
                        wea <= 1'b1;
                    end
                    else
                    begin
                        if (r_data[45]==0) //如果是无效位直接替换
                        begin
                            not_valid <= 1'b1;</pre>
                            least_set <= 2'b10;</pre>
                        end
                        else
                        begin
                            if (not valid == 0 \&\& temp > r data[44:37]) // LRU
寻找最远访问过的组
                            begin
                                least_set <= 2'b10;</pre>
                                temp \langle = r_{data}[44:37];
                            end
```

```
if(r_data[22]==1 && r_data[13:0]==address[31:18]) //
匹配到第四组数据有效并且 tag 号相同
                        begin
                            hit<=hit+1'b1;
                            w data<=r data;
                            w_data[21:14] <= count;
                                                         //更新被使用
                            w addr<=address[17:2];</pre>
                                                         //Index
                            wea <= 1'b1;
                        end
                        else
                        begin
                                                        //如果是无效位直接替换
                            if (r_data[22]==0)
                            begin
                                not valid <= 1'b1;</pre>
                                least_set <= 2'b11;</pre>
                            end
                            else
                            begin
                                 if(not\_valid == 0 \&\& temp > r\_data[21:14]) //
LRU 寻找最远访问过的组
                                begin
                                    least_set <= 2'b11;</pre>
                                end
                            end
                            w_data<=r_data;
                            //全部未命中, 进行替换
                            case(least_set)
                                2'b0:
                                begin
                                    w data[91]<=1;</pre>
                                                                 //有效位置为1
                                    w_data[90:83] <= count;</pre>
                                                                 //更新被使用
                                    w_data[82:69] <= address[31:18]; //Tag
                                end
                                2'b1:
                                begin
                                    w_data[68]<=1;</pre>
                                                                 //有效位置为1
                                                                 //更新被使用
                                    w data[67:60] <= count;</pre>
                                    w_data[59:46] <= address[31:18]; //Tag</pre>
                                end
                                2'b10:
                                begin
                                    w data[45] <=1;
                                                                 //有效位置为1
```

```
w_data[44:37] <= count;</pre>
                                                             //更新被使用
                                  w data[36:23] <= address[31:18]; //Tag</pre>
                              end
                              2'b11:
                              begin
                                  w_data[22]<=1;
                                                             //有效位置为1
                                  w data[21:14] <= count;</pre>
                                                             //更新被使用
                                  w_data[13:0] <= address[31:18]; //Tag</pre>
                              end
                          endcase
                          w addr<=address[17:2];</pre>
                                                     //Index
                          wea <= 1'b1;
                          miss<=miss+1'b1;
                       end
                   end
               end
           end
           count <= count + 1'b1;
                                             //LRU 计数
     end
end
//实例化 RAM
blk_mem_gen_0 ram_ip_test (
 .clka
            (clk
                         ),
                                       // input clka
                                       // input [1 : 0] ena
                         ),
            (ena
 . ena
 .wea
            (wea
                                       // input [1 : 0] wea
                                       // input [16 : 0] addra
 .addra
            (w addr
 .dina
            (w_data
                         ),
                                       // input [92 : 0] dina
                         ),
  .clkb
            (clk
                                       // input clkb
            (enb
                         ),
                                       // input [1 : 0] ena
  . enb
                                       // input [16 : 0] addrb
  .addrb
            (r addr
                         ),
                         )
                                       // output [92 : 0] doutb
  .doutb
            (r_data
 );
endmodule
   TestBench 激励文件(全相联,组相联把模块名称改了就好,大同
   小异)
`timescale 1ns / 1ps
```

module DM\_CACHE\_tb(

```
);
reg clk;
reg rst;
reg[31:0] address;
DM_CACHE DM_CACHE_test(.clk(clk),.rst(rst),.address(address));
initial begin
rst = 1'b1;
c1k = 1'b0;
address = 1'b0;
#5 rst = 1'b0;
#10 \text{ rst} = 1'b1;
#5 c1k = c1k;
   address <= 32'h1fffff50;
#5 clk =~clk;
#5 clk = clk;
   address <= 32'h1fffff58;
#5 c1k = c1k;
#5 c1k = c1k;
   address <= 32'h1fffff88;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h1fffff90;
#5 c1k = c1k;
#5 c1k = c1k;
   address <= 32'h1fffff98;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h1fffffa0;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h1fffffa8;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h1fffffb0;
#5 c1k = c1k;
#5 c1k = c1k;
   address <= 32'h1fffffb8;
#5 c1k = c1k;
#5 clk = clk;
   address <= 32'h1fffffc0;
#5 c1k = c1k;
#5 clk =~clk;
```

```
address <= 32'h1fffffc8;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h1fffffd0;
#5 c1k = c1k;
#5 clk = clk;
   address <= 32'h1fffffd8;
#5 clk = clk;
#5 clk = clk:
   address <= 32'h1fffffe0;
#5 clk = clk;
#5 clk = clk;
  address <= 32'h1fffffe8;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h1ffffff0;</pre>
#5 clk = clk;
#5 clk = clk;
   address <= 32'h1ffffff8;
#5 c1k = c1k;
#5 c1k = c1k;
   address <= 32'h20000000;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h20000008;
#5 c1k = c1k;
#5 c1k =~c1k;
   address <= 32'h20000010;
#5 clk = clk;
#5 c1k = c1k;
  address <= 32'h20000018;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h20000020;
#5 c1k = c1k;
#5 c1k = c1k;
   address <= 32'h20000028;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h20000030;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h20000038;
#5 clk = clk;
```

```
#5 clk = clk;
   address <= 32'h20000040;
#5 clk =~clk;
#5 c1k = c1k;
   address <= 32'h20000048;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h20000050;
#5 c1k = c1k:
#5 c1k = c1k;
   address <= 32'h20000058;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h20000060;
#5 clk = clk;
#5 clk = clk:
   address <= 32'h20000068;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h20000070;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h20000078;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h20000080;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h20000088;
#5 c1k = c1k;
#5 clk = clk;
   address <= 32'h20000090;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h20000098;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h200000a0;
#5 c1k =~c1k;
#5 clk = clk;
   address <= 32'h200000a8;
#5 c1k = c1k;
#5 clk = clk;
   address <= 32'h200000b0;
```

```
#5 c1k = c1k;
#5 \text{ clk} = \text{clk};
   address <= 32'h200000b8;
#5 c1k = c1k;
#5 c1k = c1k;
   address <= 32'h200000c0;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h200000c8:
#5 c1k = c1k;
#5 c1k = c1k;
   address <= 32'h200000d0;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h200000d8;
#5 clk =~clk;
#5 clk = clk;
   address <= 32'h200000e0;
#5 c1k = c1k;
#5 clk = clk;
   address <= 32'h200000e8;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h200000f0;
#5 c1k = c1k;
#5 c1k = c1k;
   address <= 32'h200000f8;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h30031f10;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h3004d960;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h3004d968;
#5 c1k = c1k;
#5 clk = clk;
   address <= 32'h3004caa0;
#5 c1k = c1k;
#5 clk = clk;
   address <= 32'h3004d970;
#5 c1k = c1k;
#5 clk =~clk;
```

```
address <= 32'h3004d980;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h30000008;
#5 c1k = c1k;
#5 clk = clk;
   address <= 32'h3004d970;
#5 clk = clk;
#5 clk = clk:
   address <= 32'h3004d960;
#5 clk = clk;
#5 clk = clk;
  address <= 32'h3004d968;
#5 c1k = c1k;
#5 c1k = c1k;
   address <= 32'h3004caa0;
#5 clk = clk;
#5 \text{ clk} = \text{clk};
   address <= 32'h3004d978;
#5 c1k = c1k;
#5 c1k = c1k;
   address <= 32'h1fffff58;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h3004d978;
#5 c1k = c1k;
#5 clk = clk;
   address <= 32'h1fffff68;
#5 clk = clk;
#5 c1k = c1k;
  address <= 32'h1fffff68;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h3004d980;
#5 c1k = c1k;
#5 c1k = c1k;
   address <= 32'h30000008;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h3004d970;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h3004d960;
#5 clk = clk;
```

```
#5 clk = clk;
   address <= 32'h3004d968;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h3004caa0;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h3004d978;
#5 clk = clk:
#5 c1k = c1k;
   address <= 32'h1fffff58;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h3004d978;
#5 clk = clk;
#5 clk = clk:
   address <= 32'h1ffffff40;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h1fffff38;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h1ffffff40;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h1fffff38;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h1fffff48;
#5 c1k = c1k;
#5 clk = clk;
   address <= 32'h10034dc0;
#5 clk = clk;
#5 c1k =~c1k;
   address <= 32'h0ffe7448;
#5 c1k = c1k;
#5 c1k = c1k;
   address <= 32'h10034db0;
#5 c1k =~c1k;
#5 clk = clk;
   address <= 32'h10034da0;
#5 c1k = c1k;
#5 clk = clk;
   address <= 32'h10034da8;
```

```
#5 c1k = c1k;
#5 clk = clk;
   address <= 32'h10033ee0;
#5 c1k = c1k;
#5 c1k = c1k;
   address <= 32'h3004d978;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h1fffff68;
#5 c1k = c1k;
#5 c1k = c1k;
   address <= 32'h3004d978;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h1ffffff78;
#5 c1k = c1k;
#5 clk = clk;
   address <= 32'h1ffffff78;
#5 c1k = c1k;
#5 c1k = c1k;
   address <= 32'h1ffffff78;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h1ffffff78;
#5 c1k = c1k;
#5 clk = clk;
   address <= 32'h1fffff30;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h1fffff28;
#5 clk = clk;
#5 clk = clk;
   address <= 32'h3004cad0;
#5 clk = clk;
#5 c1k = c1k;
   address <= 32'h1fffff28;
#5 c1k = c1k;
end
```

endmodule